| Name: |
|-------|
|-------|

1. For a snooping cache implementation, complete the following matrix for the operations given. The spaces in the spreadsheet between operations are not necessarily an indication of the content that must be provided.

|                   | P1    |      |       | P2    |      |       | Bus    |      | Memory |       |      |       |
|-------------------|-------|------|-------|-------|------|-------|--------|------|--------|-------|------|-------|
| Step              | State | Addr | Value | State | Addr | Value | Action | Proc | Addr   | Value | Addr | Value |
| P1 Read A1        |       |      |       |       |      |       |        |      |        |       |      |       |
|                   |       |      |       |       |      |       |        |      |        |       |      |       |
|                   |       |      |       |       |      |       |        |      |        |       |      |       |
| P2 Read A3        |       |      |       |       |      |       |        |      |        |       |      |       |
|                   |       |      |       |       |      |       |        |      |        |       |      |       |
|                   |       |      |       |       |      |       |        |      |        |       |      |       |
| P1 Write 10 to A2 |       |      |       |       |      |       |        |      |        |       |      |       |
|                   |       |      |       |       |      |       |        |      |        |       |      |       |
|                   |       |      |       |       |      |       |        |      |        |       |      |       |
|                   |       |      |       |       |      |       |        |      |        |       |      |       |
| P1 Write 20 to A3 |       |      |       |       |      |       |        |      |        |       |      |       |
|                   |       |      |       |       |      |       |        |      |        |       |      |       |
|                   |       |      |       |       |      |       |        |      |        |       |      |       |
|                   |       |      |       |       |      |       |        |      |        |       |      |       |
|                   |       |      |       |       |      |       |        |      |        |       |      |       |
|                   |       |      |       |       |      |       |        |      |        |       |      |       |
|                   |       |      |       |       |      |       |        |      |        |       |      |       |
|                   |       |      |       |       |      |       |        |      |        |       |      |       |
|                   |       |      |       |       |      |       |        |      |        |       |      |       |

A1 not Equal A2 A1 and A2 share cache block A3 does not share cache block with either 2. For the same operations in a directory cache scheme, complete the matrix below. Again the space in the matrix is no indication of the required space.

## **Matrix for Directory Problem**

|                   | P1    |                  |       | P2    |             |       | Bus    |                |      |                        | Directory                                        |       |         | Memory   |
|-------------------|-------|------------------|-------|-------|-------------|-------|--------|----------------|------|------------------------|--------------------------------------------------|-------|---------|----------|
| Step              | State | Addr             | Value | State | Addr        | Value | Action | Proc           | Addr | Value                  | Addr                                             | State | Procs   | Value    |
| P1 Read A1        |       |                  |       |       |             |       |        |                |      |                        |                                                  |       |         |          |
|                   |       |                  |       |       |             |       |        |                |      |                        |                                                  |       |         |          |
|                   |       |                  |       |       |             |       |        |                |      |                        | '                                                | 1/    |         |          |
| P2 Read A3        |       |                  |       |       |             |       |        |                |      |                        |                                                  |       |         |          |
|                   |       |                  |       |       |             |       |        |                |      |                        |                                                  |       |         |          |
|                   |       | <u> </u>         |       |       |             |       |        |                |      |                        | 4                                                |       |         |          |
| P1 Write 10 to A2 |       | A                | 1     |       |             |       | \((    | $L/V_{\alpha}$ |      | 77                     |                                                  |       |         |          |
|                   |       | $\perp \Delta S$ |       |       |             |       |        | 11             | 47   |                        | 111                                              |       |         |          |
|                   |       | , , , ,          |       |       |             |       |        |                |      |                        | 1                                                | T V   | 1       |          |
|                   |       |                  |       |       |             |       |        |                |      |                        | <del>                                     </del> |       |         | <u> </u> |
| P1 Write 20 to A3 | Block | at 1             | 7     |       | <del></del> |       |        | W/M            | I PI | <u> </u> 4 <u>-</u> }_ | H3                                               |       | A31     |          |
|                   | EX    | A3               | •     |       | I/\/V       | A3    |        | IKIV           | P2   | A>                     | 1/A/3                                            | INV   | 1 P 2 1 | 1        |
|                   |       |                  |       |       |             | ļ ·   |        |                |      | ļ. <u></u>             | <u> </u>                                         |       |         |          |
|                   |       |                  |       |       |             |       |        |                |      |                        |                                                  |       |         |          |
|                   |       |                  |       |       |             |       |        |                |      |                        |                                                  |       |         |          |
|                   |       |                  |       |       |             |       |        |                |      |                        |                                                  |       |         |          |
|                   |       |                  |       |       |             |       |        |                |      |                        |                                                  |       |         |          |
|                   |       |                  |       |       |             |       |        |                |      |                        |                                                  |       |         |          |
|                   |       |                  |       |       |             |       |        |                |      |                        |                                                  |       |         |          |

A1 not Equal A2

A1 and A2 share cache block

A3 does not share cache block with either

## 3. Why are directory protocols dominant in machines with large numbers of processors?

scale better
memory traffic is distributed across direct transfer
directory protocols work with distributed memory and an interconnect they can provide
multiple connections and transfers to directorys.